# Towards Robust and Cost-Effective Critical Real-Time Systems under Thermal-Aware Design



Javier Pérez Rodríguez and Patrick Meumeu Yomsi {perez, pmy}@isep.ipp.pt

### Motivation



#### State-of-the-Art



## **Proposed Approach**



## **Concluding Remarks**

#### References

1. Need to revisit the task-to-core mapping strategies

[1] A. Dhodapkar, C. How Lim, G. Cai, and R. Daasch, "TEM2P2EST: A Thermal Enabled Multi-model

- available in the literature in order to take into account the thermal profile of each task.
- 2. Need to adopt a per-core analysis and build a unique "correct-by-construction" framework wherein we model both the temporal and thermal "on-core" and "un-core" activities for each processing element.
- 3. Need to derive an analysis that predicts the runtime behavior of the entire system without any need of a feedback loop.

Power/Performance ESTimator," In Power-Aware Computer Systems, 2001, pp. 112–125. [2] K. Skadron, M. R. Stan, W. Huang, S. Velusamy, K. Sankaranarayanan, and D. Tarjan, "Temperature-aware microarchitecture: Extended discussion and results," In 30<sup>th</sup> Annual Int. Symposium on Computer Architecture, 2003, pp. 2–13.

[3] D. R. Sulaiman, M. Ibrahim, and I. Hamarash, "Dynamic voltage frequency scaling (DVFS) for microprocessors power and energy reduction," In 4<sup>th</sup> Int. Conf. on Electrical and Electronics Engineering, 2005. [4] K. Skadron, T. Abdelzaher, and M. R. Stan, "Control-theoretic techniques and thermal-RC modeling for accurate and localized dynamic thermal management," In 8<sup>th</sup> Int. Symposium on High Performance Computer Architecture, 2002, pp. 17–28.

[5] P. Kumar and L. Thiele, "Thermally optimal stop-go scheduling of task graphs with real-time constraints," In 16<sup>th</sup> Asia and South Pacific Design Automation Conference, 2011, pp. 123–128.

[6] Y. Chandarli, N. Fisher, and D. Masson, "Response time analysis for thermal-aware real-time systems under fixed-priority scheduling," In IEEE 18<sup>th</sup> Int. Symposium on Real-Time Distributed Computing, 2015, pp. 84–93.

Co-financed by the European Union through the Clean Sky 2 Joint Undertaking, under the H2020 Framework Programme (H2020-CS2-CFP08-2018-01), grant agreement nr. 832011 (THERMAC):



CISTER Research Centre ISEP, Polytechnic Institute of Porto Rua Dr. Ant<sup>o</sup> Bernardino de Almeida, 431 4249-015 Porto, Portugal

+351 228 340 502
www.cister-labs.pt
info@cister-labs.pt

facebook.com/cisterlabspt



